Bhardwaj, Swati and Raghuraman, Shashank and Acharyya, Amit
(2018)
Simplex FastICA: An Accelerated and Low Complex Architecture Design Methodology for $n$D FastICA.
IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
pp. 1-14.
ISSN 1063-8210
Full text not available from this repository.
(
Request a copy)
Abstract
This paper proposes an n-dimensional Simplex FastICA (FICA), an accelerated and low complex architectural design methodology for FICA to attain high computation speed targeted for resource-constrained applications. This is achieved by exploiting the algorithmic redundancies of FICA that make the proposed Simplex FICA faster than the conventional FICA without adding any extra architectural complexities. The proposed methodology has been verified and validated by applying it for separating 6D EEG signals. Subsequently, the corresponding hardware has been designed using Verilog HDL. It is synthesized using UMC 90-nm technology resulting in 0.5703-mW power and 0.495 mm² area at 1.08 V. The computation time saving for 4D-12D FICA was computed by varying the number of iterations of convergence for the nth stage from 2 to 4 for 4096 samples. The average percentage of computation time saved for nth stage achieved with the proposed methodology in comparison to the state of the art varies from 99.783% to 99.891%. The overall average percentage of computation time saving for the proposed design with the aforementioned specifications varies from 9.14% to 16.6%.
Actions (login required)
|
View Item |