DP-fill: a dynamic programming approach to X-filling for minimizing peak test power in scan tests

A, Satya Trinadh and Ch, Sobhan Babu and Singh, Shiv Govind and V, Kamakoti (2015) DP-fill: a dynamic programming approach to X-filling for minimizing peak test power in scan tests. In: Conference on Design, Automation and Test in Europe, 9-13 March 2015, Grenoble, France.

[img]
Preview
Text
DP-fill- A Dynamic Programming approach to X-filling for minimizing peak test power in scan tests.pdf - Submitted Version

Download (291kB) | Preview

Abstract

At-speed testing is crucial to catch small delay defects that occur during the manufacture of high performance digital chips. Launch-Off-Capture (LOC) and Launch-Off-Shift (LOS) are two prevalently used schemes for this purpose. LOS scheme achieves higher fault coverage while consuming lesser test time over LOC scheme, but dissipates higher power during the capture phase of the at-speed test. Excessive IR-drop during capture phase on the power grid causes false delay failures leading to significant yield reduction that is unwarranted. As reported in literature, an intelligent filling of don't care bits (X-filling) in test cubes has yielded significant power reduction. Given that the tests output by automatic test pattern generation (ATPG) tools for big circuits have large number of don't care bits, the X-filling technique is very effective for them. Assuming that the design for testability (DFT) scheme preserves the state of the combinational logic between capture phases of successive patterns, this paper maps the problem of optimal X-filling for peak power minimization during LOS scheme to a variant of interval coloring problem and proposes a dynamic programming (DP) algorithm for the same along with a theoretical proof for its optimality. To the best of our knowledge, this is the first ever reported X-filling algorithm that is optimal. The proposed algorithm when experimented on ITC99 benchmarks produced peak power savings of up to 34% over the best known low power X-filling algorithm for LOS testing. Interestingly, it is observed that the power savings increase with the size of the circuit.

[error in script]
IITH Creators:
IITH CreatorsORCiD
Ch, Sobhan BabuUNSPECIFIED
Singh, Shiv Govindhttp://orcid.org/0000-0001-7319-879X
Item Type: Conference or Workshop Item (Paper)
Subjects: Computer science
Divisions: Department of Computer Science & Engineering
Depositing User: Team Library
Date Deposited: 22 Jun 2018 03:58
Last Modified: 22 Jun 2018 03:58
URI: http://raiithold.iith.ac.in/id/eprint/4062
Publisher URL:
Related URLs:

Actions (login required)

View Item View Item
Statistics for RAIITH ePrint 4062 Statistics for this ePrint Item